• Home
  • About Us
    • Partners
    • Careers
  • Products
    • Verification IPs
      • MIPI Verification IPs
      • Networking and SOC Verification IPs
      • Automotive And Serial Bus Verification IPs
      • Storage And Video Verification IPs
    • Memory Models
      • DDR SDRAM Memory Models
      • DFI Verification IPs
      • DIMM Memory Models
      • Flash Memory Models
      • Graphics Memory Models
      • High Bandwidth Memory Models
      • Low Power Memory Models
      • Misc Memory Models
      • Non volatile Memory Models
      • SDRAM Memory Models
      • SRAM Memory Models
    • SimXL - Emulation Models
      • MIPI Synthesizable Transactors
      • Networking and SOC Synthesizable Transactors
      • Automotive And Serial Bus Synthesizable Transactors
      • Storage And Video Synthesizable Transactors
      • DDR SDRAM Memory Synthesizable Transactors
      • Low Power Memory Synthesizable Transactors
      • Graphics Memory Synthesizable Transactors
      • Flash Memory Synthesizable Transactors
      • High Bandwidth Memory Synthesizable Transactors
      • SDRAM Memory Synthesizable Transactors
      • SRAM Memory Synthesizable Transactors
      • Non volatile Memory Synthesizable Transactors
      • DIMM Memory Synthesizable Transactors
      • Misc Memory Synthesizable Transactors
      • DFI Synthesizable Transactors
    • Formal Verification IPs (Assertion IP)
      • Networking and SOC Assertion IPs
      • DDR SDRAM Memory Assertion IPs
      • Low Power Memory Assertion IPs
      • Graphics Memory Assertion IPs
      • High Bandwidth Memory Assertion IPs
      • SDRAM Memory Assertion IPs
      • DFI Assertion IPs
      • Serial Assertion IPs
    • Post Silicon Validation IPs
      • MIPI Post Silicon Validation IPs
    • Design IPs
      • DDR Controller Design IPs
      • Ethernet Design IPs
      • Serial Bus Design IPs
      • Audio Video Design IPs
      • MIPI Design IPs
      • Automotive Design IPs
      • Bridge Design IPs
      • DMA Controller Design IPs
      • Flash Controller Design IPs
      • High Speed Design IPs
  • Customers
  • News & Events
  • Support
  • Contact Us
Products

HBM2E Assertion IP

HBM2E Assertion IP

HBM2E Assertion IP provides an efficient and smart way to verify the HBM2E designs quickly without a testbench. The SmartDV's HBM2E Assertion IP is fully compliant with standard HBM2E Specification.

HBM2E Assertion IP is supported natively in SystemVerilog, VMM, RVM, AVM, OVM, UVM, Verilog, SystemC, VERA, Specman E and non-standard verification env

HBM2E Assertion IP comes with optional Smart Visual Protocol Debugger (Smart ViPDebug), which is GUI based debugger to speed up debugging.

Features
  • Specification Compliance
    • Supports HBM2E memory devices from all leading vendors.
    • Supports 100% of HBM2E protocol standard specification JESD235B,JESD235C and JESD235D.
    • Supports all the HBM2E commands as per the specs.
    • Supports all types of timing and protocol violation detection.
    • Supports burst length of 2 and 4.
    • Supports programmable Read/Write latency timings.
    • Supports bank grouping.
    • Supports 8, 16, 32 and 64 banks per channel.
    • Supports up to 8 channels per stack.
    • Supports Extended Addressing.
    • Supports Extended Write latency and read latency.
    • Checks for following
    • Check-points include power on, initialization and power off rules,
    • State based rules, active command rules,
    • Read/Write commands rules etc.
    • All timing violations.
    • Supports all mode registers programming.
    • Supports DBIac write and read.
    • Supports legacy mode and pseudo channel mode operation (64 DQ width for pseudo channel mode).
    • Supports self-refresh modes.
    • Supports channel density of 1 GB to 128 GB.
    • Supports 128 DQ width + optional ECC pin support/channel.
    • Supports ECC.
    • Supports write data mask and data strobe features.
    • Supports for power down features.
    • Supports for target row refresh mode.
    • Supports for temperature compensated refresh reporting.
    • Supports for IEEE standard 1500.
    • Bus-accurate timing for min, max and typical values.
    • Constantly monitors HBM2E behavior during simulation.
    • Protocol checker fully compliant with HBM2E standard specification JESD235B,JESD235C and JESD235D.
  • Assertion IP features
    • Assertion IP includes:
    • System Verilog assertions
    • System Verilog assumptions
    • System Verilog cover properties
    • Synthesizable Verilog Auxiliary code
    • Support Master mode, Slave mode, Monitor mode and Constraint mode.
    • Supports Simulation mode (stimulus from SmartDV HBM2E VIP) and Formal mode (stimulus from Formal tool).
    • Rich set of parameters to configure HBM2E Assertion IP functionality.
Benefits
  • Runs in every major formal and simulation environment.
HBM2E Assertion Env

    Note: Only mails from offical mail ID will be processed

    Request Datasheet
    Request Evaluation

    SmartDV's HBM2E Assertion env contains following.

  • Detailed documentation of Assertion IP usage.
  • Documentation also contains User's Guide and Release notes.

About SmartDV
Partners
Careers
Products
Customers
News & Events

Verification IP
Memory Models
SimXL - Emulation Models
Formal Verification IP (Assertion IP)
Post-Silicon Validation IP
Design IP

info@smart-dv.com

Contact Us
Support

Copyright © SmartDV Technologies India Private Limited All rights reserved.